Publication:
A Novel Slice-Based High-Performance ALU Design Using Prospective Single Electron Transistor

dc.contributor.affiliationDA-IICT, Gandhinagar
dc.contributor.authorPatel, Rashmit
dc.contributor.authorParekh, Rutu
dc.contributor.authorAgrawal, Yash
dc.contributor.authorParekh, Rutu
dc.contributor.authorAgrawal, Yash
dc.date.accessioned2025-08-01T13:09:33Z
dc.date.issued01-03-2022
dc.description.abstractThe arithmetic logic unit (ALU) is one of the most essential components of any microprocessor or computing system that is capable of performing several arithmetic as well as logic operations. For realizing efficient and high-performance ALU, proper designing, optimum selection of materials and incorporation of advanced devices are utmost important. The single electron transistor (SET) is a prominent advanced device structure for achieving high-end computing system. In this paper, the prospective SET-based ALU is realized to meet next-generation requirements like higher speed, lower power, and volume. Also, the enhancement capability of ALU can be further accomplished by incorporating effective modular design using slice-based approach. The slice-based design approach provides simplicity and extensibility of the design. In this, each slice has the capability to perform arithmetic and logical operations on one-bit input data. Henceforth, cascading of�n�such slices generates the�n-bit ALU. The multiplication operation is executed separately. The incorporation of separate multiplier block aids in achieving fast execution of multiplication operation with a single instruction. The performance of high-end proposed SET-based ALU is compared with the conventional complementary metal oxide semiconductor (CMOS) and 18?nm FinFET technology-based ALU designs. It is observed that the SET-based ALU gives 1.9� lesser delay and 19.8� lower power dissipation as compared to its 16?nm CMOS counterpart. Also, with respect to 18?nm FinFET-based technology, proposed SET-based design out-stands extensively in terms of lower transistor count and power.
dc.format.extent1115-1124
dc.identifier.citationRashmit Patel, Agrawal, Yashand Parekh, Rutu"A Novel Slice-Based High-Performance ALU Design Using Prospective Single Electron Transistor," IETE Journal of Research, Taylor and Francis, ISSN: 3772063, vol. 68, no. 2, Mar.-Apr. 2022, pp. 1115-1124, doi: 10.1080/03772063.2019.1642803. [Published Date: 30 Jul. 2019]
dc.identifier.doi10.1080/03772063.2019.1642803
dc.identifier.issn0974-780X
dc.identifier.scopus2-s2.0-85070341738
dc.identifier.urihttps://ir.daiict.ac.in/handle/dau.ir/2030
dc.identifier.wosWOS:000479580600001
dc.language.isoen
dc.publisherTaylor & Francis
dc.relation.ispartofseriesVol. 68; No. 2
dc.sourceIETE Journal of Research
dc.source.urihttps://www.tandfonline.com/doi/abs/10.1080/03772063.2019.1642803
dc.titleA Novel Slice-Based High-Performance ALU Design Using Prospective Single Electron Transistor
dspace.entity.typePublication
relation.isAuthorOfPublication0b6efcb3-4f1e-438f-b5b7-51bdd172fa2e
relation.isAuthorOfPublication3cc1160e-2d03-49ec-842b-cc76c6d35776
relation.isAuthorOfPublication.latestForDiscovery0b6efcb3-4f1e-438f-b5b7-51bdd172fa2e

Files

Collections