Design and implementation of low power superscalar processor

dc.accession.numberT00737
dc.classification.ddc621.391 KRI
dc.contributor.advisorBhatt, Amit
dc.contributor.authorKriti
dc.date.accessioned2019-03-19T09:30:58Z
dc.date.accessioned2025-06-28T10:25:23Z
dc.date.available2019-03-19T09:30:58Z
dc.date.issued2018
dc.degreeM. Tech
dc.description.abstractThe processor architecture designed here is a modest step forward towards the designing of a power optimized superscalar processor. The heavy popularity of data intensive applications nowadays is demanding for high performance hardware but at a very strict power budget. This poses a possible chance of stagnation in the field of processor design. Therefore, the design and implementation of a superscalar processor can throw some light on the ways to curb the occurrence of such a possibility. The processor architecture designed and implemented is a 2-issue superscalar incorporating Branch prediction, Register renaming and Tomasulo algorithm. The execute and memory tasks are combined into a single stage. The write back and retire tasks are carried out in another single stage. So, the processor is made up of 6 stages : Fetch, Decode, Rename, Dispatch, Execute Memory, Write Back Retire. The instruction set architecture used is derived from ARM instruction set and the assembly commands are a subset of the ARM assembly instruction set.
dc.identifier.citationKriti (2018). Design and Implementation of Low Power Superscalar Processor. Dhirubhai Ambani Institute of Information and Communication Technology, vii, 31 p. (Acc. No: T00737)
dc.identifier.urihttp://ir.daiict.ac.in/handle/123456789/771
dc.publisherDhirubhai Ambani Institute of Information and Communication Technology
dc.student.id201611054
dc.subjectCadence tool
dc.subjectPower reduction
dc.subjectSuperscalar Processor
dc.titleDesign and implementation of low power superscalar processor
dc.typeDissertation

Files

Original bundle

Now showing 1 - 1 of 1
Loading...
Thumbnail Image
Name:
201611054_Kriti.pdf
Size:
469.4 KB
Format:
Adobe Portable Document Format
Description:
201611054