Repository logo
Collections
Browse
Statistics
  • English
  • हिंदी
Log In
New user? Click here to register.Have you forgotten your password?
  1. Home
  2. Theses and Dissertations
  3. M Tech Dissertations
  4. Full chip interface timing, pipeline planning and rapid floorplanning

Full chip interface timing, pipeline planning and rapid floorplanning

Files

201711054.pdf (358.81 KB)

Date

2019

Authors

Somaiya, Isha Nalinbhai

Journal Title

Journal ISSN

Volume Title

Publisher

Dhirubhai Ambani Institute of Information and Communication Technology

Abstract

This report gives some glance on VLSI design flow and mainly deals with Physical Design of the chip. This is a very important step of the flow because it decides the shape and size of the chip. This step ensures that the area is as minimum as possible and also it has the optimum delay. It also makes sure that while optimizing area, the functionality of the design is not affected. The main focus of the project was on full chip interface timing to plan how many pipeline stages needs to be added in the design to meet the timing requirements and on initial automatic floorplanning as an early step towards the final floorplan. The EDA tools used to accomplish the task were Prime Time from Synopsys and Innovus from Cadence and most of the scripting is done in Tcl/Tk

Description

Keywords

VLSI design, electronic design

Citation

Somaiya, Isha Nalinbhai (2019). Full chip interface timing, pipeline planning and rapid floorplanning. Dhirubhai Ambani Institute of Information and Communication Technology, 17p. (Acc.No: T00806)

URI

http://ir.daiict.ac.in/handle/123456789/842

Collections

M Tech Dissertations

Endorsement

Review

Supplemented By

Referenced By

Full item page
 
Quick Links
  • Home
  • Search
  • Research Overview
  • About
Contact

DAU, Gandhinagar, India

library@dau.ac.in

+91 0796-8261-578

Follow Us

© 2025 Dhirubhai Ambani University
Designed by Library Team