Repository logo
Collections
Browse
Statistics
  • English
  • हिंदी
Log In
New user? Click here to register.Have you forgotten your password?
  1. Home
  2. Theses and Dissertations
  3. M Tech Dissertations
  4. 10-bit high speed high SFDR current steering DAC

10-bit high speed high SFDR current steering DAC

Files

200711011.pdf (1.04 MB)

Date

2009

Authors

Bapodra, Dhairya B.

Journal Title

Journal ISSN

Volume Title

Publisher

Dhirubhai Ambani Institute of Information and Communication Technology

Abstract

The Thesis presents an attempt to design a 10-bit High Speed High SFDR Current Steering DAC with a simple and different approach. Most of earlier approaches contain complex design and bulky unary portion. Here an approach tried that uses sub-segmentation of unary part. By using sub-segmentation of unary part, reduction in complex decoder block can be introduced. The issue of synchronization is tackle by a latch that is previously proposed for tackling very high frequency. Here by segmentation of unary part area as well as complexity is reduced for decoder. And the sentence that is always true “Simpler Designs are faster”. And reduction in complexity leads to reduction in error sources.

Description

Keywords

Digital-to-analog converters, Design and construction, Electronic circuit design, Oscillators

Citation

Bapodra, Dhairya B. (2009). 10-bit high speed high SFDR current steering DAC. Dhirubhai Ambani Institute of Information and Communication Technology, ix, 38 p. (Acc.No: T00204)

URI

http://ir.daiict.ac.in/handle/123456789/241

Collections

M Tech Dissertations

Endorsement

Review

Supplemented By

Referenced By

Full item page
 
Quick Links
  • Home
  • Search
  • Research Overview
  • About
Contact

DAU, Gandhinagar, India

library@dau.ac.in

+91 0796-8261-578

Follow Us

© 2025 Dhirubhai Ambani University
Designed by Library Team