Repository logo
Collections
Browse
Statistics
  • English
  • हिंदी
Log In
New user? Click here to register.Have you forgotten your password?
  1. Home
  2. Theses and Dissertations
  3. M Tech Dissertations
  4. HDL implementation of palm associative memory

HDL implementation of palm associative memory

Files

201111010.pdf (1.42 MB)

Date

2013

Authors

Kacheria, Rachit M.

Journal Title

Journal ISSN

Volume Title

Publisher

Dhirubhai Ambani Institute of Information and Communication Technology

Abstract

The objective of this paper is to implement and analyze the palm associative memory proposed by G. Palm [1]. In this paper, a design implementation of this algorithm, based on Verilog HDL (hardware description language) and MATLAB programming language is proposed. Xilinx Spartan-3e FPGA (Field Programming Gate Array) is required for simulation purpose, which performs arithmetic operations for implementing associative memory. The simulation results will be obtained with Xilinx ISE 10.1 and MATLAB R2010a. The results are analyzed in terms of operating frequency and chip utilization. It also summarizes the Time of Computation and Hardware for Logic implementation for different input vector size in the system.

Description

Keywords

Hardware Description Languages, HDL, HDL Implementation, palm associative memory, Computer Hardware Description Languages

Citation

Kacheria, Rachit M. (2013). HDL implementation of palm associative memory. Dhirubhai Ambani Institute of Information and Communication Technology, viii, 34 p. (Acc.No: T00389)

URI

http://ir.daiict.ac.in/handle/123456789/426

Collections

M Tech Dissertations

Endorsement

Review

Supplemented By

Referenced By

Full item page
 
Quick Links
  • Home
  • Search
  • Research Overview
  • About
Contact

DAU, Gandhinagar, India

library@dau.ac.in

+91 0796-8261-578

Follow Us

© 2025 Dhirubhai Ambani University
Designed by Library Team