Repository logo
Collections
Browse
Statistics
  • English
  • हिंदी
Log In
New user? Click here to register.Have you forgotten your password?
  1. Home
  2. Theses and Dissertations
  3. M Tech Dissertations
  4. Design of prominent floating point multiplier using single electron transistor operating at room temperature

Design of prominent floating point multiplier using single electron transistor operating at room temperature

Files

201711041.pdf (1.24 MB)

Date

2019

Authors

Banik, Sanghamitra
Trivedi, Rachesh

Journal Title

Journal ISSN

Volume Title

Publisher

Dhirubhai Ambani Institute of Information and Communication Technology

Abstract

This project work has two main objectives. First is to introduce SET based device in digital logic circuit design. SET based devices has tremendous potential for the exploration to improve the current CMOS based device. The other objective is to implement 8bit,16bit and 32bit floating point multiplier. Performance analysis of and comparison of SET based floating point multiplier has been done with 16nm technology.An efficient floating point multiplier based on single electron transistor is proposed in this work. The aim is to work beyond CMOS technology and current trending research area in Nano-electronics.

Description

Keywords

SET based device, FINFET CMOS technology, TDC

Citation

Banik, Sanghamitra ; Trivedi, Rachesh (2019). Design of prominent floating point multiplier using single electron transistor operating at room temperature. Dhirubhai Ambani Institute of Information and Communication Technology, 23p. (Acc.No: T00795)

URI

http://ir.daiict.ac.in/handle/123456789/876

Collections

M Tech Dissertations

Endorsement

Review

Supplemented By

Referenced By

Full item page
 
Quick Links
  • Home
  • Search
  • Research Overview
  • About
Contact

DAU, Gandhinagar, India

library@dau.ac.in

+91 0796-8261-578

Follow Us

© 2025 Dhirubhai Ambani University
Designed by Library Team