Repository logo
Collections
Browse
Statistics
  • English
  • हिंदी
Log In
New user? Click here to register.Have you forgotten your password?
  1. Home
  2. Theses and Dissertations
  3. M Tech Dissertations
  4. CMOS current-based mixed-signal architecture for vector-matrix multiplication

CMOS current-based mixed-signal architecture for vector-matrix multiplication

Files

201011009.pdf (1.58 MB)

Date

2012

Authors

Chhaya, Vaibhav

Journal Title

Journal ISSN

Volume Title

Publisher

Dhirubhai Ambani Institute of Information and Communication Technology

Abstract

In present days electronic devices become faster. Computations like vector matrix multiplication become more and more compliant and lengthy. For that CMOS based vectormatrix multiplication architecture, with external digital interface and internal current-based analog operation is presented here. The basic circuits within this architecture are: a binary multiplier that contains a static memory, a current source, a current accumulator and current-to-voltage convertor. The external operand arrives sequentially, so a serial-to-parallel shift-register memory is also implemented. In LTSpice, using 180nm CMOS technology, I have implemented a vector-matrix multiplier circuit that simultaneously performs 64×4 binary multiplications.

Description

Keywords

CMOS, LTSpice, Vectormatrix multiplication architecture

Citation

Chhaya, Vaibhav (2012). CMOS current-based mixed-signal architecture for vector-matrix multiplication. Dhirubhai Ambani Institute of Information and Communication Technology, 40 p. (Acc.No: T00345)

URI

http://ir.daiict.ac.in/handle/123456789/382

Collections

M Tech Dissertations

Endorsement

Review

Supplemented By

Referenced By

Full item page
 
Quick Links
  • Home
  • Search
  • Research Overview
  • About
Contact

DAU, Gandhinagar, India

library@dau.ac.in

+91 0796-8261-578

Follow Us

© 2025 Dhirubhai Ambani University
Designed by Library Team